## APPLE II HARDWARE - 1. Getting Started with Your APPLE II Board - 2. APPLE II Switching Power Supply - 3. Interfacing with the Home TV - 4. Simple Serial Output - Interfacing the APPLE Signals, Loading, Pin Connections - 6. Memory Options, Expansion, Map, Address - 7. System Timing - 8. Schematics #### GETTING STARTED WITH YOUR APPLE II BOARD #### INTRODUCTION #### ITEMS YOU WILL NEED: Your APPLE II board comes completely assembled and thoroughly tested. You should have received the following: - a. 1 ea. APPLE II P.C. Board complete with specified RAM memory. - b. ] ea. d.c. power connector with cable. - c. 1 ea. 2" speaker with cable. - d. 1 ea. Preliminary Manual - e. 1 ea. Demonstration cassette tapes. (For 4K: 1 cassette (2 programs); 16K or greater: 3 cassettes. - f. 2 ea. 16 pin headers plugged into locations A7 and J14. #### In addition you will need: - g. A color TV set (or B & W) equipped with a direct video input connector for best performance or a commercially available RF modulator such as a "Pixi-verter" the Higher channel (7-13) modulators generally provide better system performance than lower channel modulators (2-6). - h. The following power supplies (NOTE: current ratings do not include any capacity for peripheral boards.): - 1. +12 Volts with the following current capacity: - a. For 4K or 16K systems 35pmA. - b. For 8K, 29K or 32K 559mA. - c. For 12K, 24K, 36K or 48K 859mA. - 2. +5 Volts at 1.6 amps - 3. -5 Volts at 10mA. - 4. OPTIONAL: If -12 Volts is required by your keyboard. (If using an APPLE II supplied keyboard, you will need -12V at 50mA.) - 1. An audio cassette recorder such as a Panasonic model RQ-309 DS which is used to load and save programs. - An ASCII encoded keyboard equipped with a "reset" switch. - k. Cable for the following: - 1. Keyboard to APPLE II P.C.B. - 2. Video out 75 ohm cable to TV or modulator - 3. Cassette to APPLE II P.C.B. (1 or 2) #### Optionally you may desire: - 1. Game paddles or pots with cables to APPLE II Game I/O connector. (Several demo programs use PDL(0) and "Pong" also uses PDL(1). - m. Case to hold all the above #### Final Assembly Steps - Using detailed information on pin functions in hardware section of manual, connect power supplies to d.c. cable assembly. Use both ground wires to miminize resistance. With cable assembly disconnected from APPLE II mother board, turn on power supplies and verify voltages on connector pins. Improper supply connections such as reverse polarity can severely damage your APPLE II. - Connect keyboard to APPLE II by unplugging leader in location A7 and wiring keyboard cable to it, then plug back into APPLE II P.C.B. - 3. Plug in speaker cable. - Optionally connect one or two game paddles using leader supplied in socket located at J14. - 5. Connect video cable. - Connect cable from cassette monitor output to APPLE II cassette input. - 7. Check to see that APPLE II board is not contacting any conducting surface. - 8. With power supplies turned off, plug in power connector to mother board then recheck all cableing. #### POWER UP - Turn power on. If power supplies overload, immediately turn off and recheck power cable wiring. Verify operating supply voltages are within ±3% of nominal value. - 2. You should now have random video display. If not check video level pot on mother board, full clockwise is maximum video output. Also check video cables for opens and shorts. Check modulator if you are using one. - Press reset button. Speaker should beep and a "\*" prompt character with a blinking cursor should appear in lower left on screen. - 4. Press "esc" button, release and type a "@" (shift-P) to clear screen. You may now try "Monitor" commands if you wish. See details in "Monitor" software section. #### RUNNING BASIC - Turn power on; press reset button; type "control B" and press return button. A ">" prompt character should appear on screen indicating that you are now in BASIC. - 2. Load one of the supplied demonstration cassettes into recorder. Set recorder level to approximately 5 and start recorder. Type "LOAD" and return. First beep indicates that APPLE II has found beginning of program; second indicates end of program followed by ">" character on screen. If error occurs on loading, try a different demo tape or try changing cassette volume level. - Type RUN and carriage return to execute demonstration program. Listings of these are included in the last section of this manual. ## THE APPLE II SWITCHING POWER SUPPLY Switching power supplies generally have both advantages and peculiarities not generally found in conventional power supplies. The Apple II user is urged to review this section. Your Apple II is equipped with an AC line woltage filter and a three wire AC line cord. It is important to make sure that the third wire is returned to earth ground. Use a continuity checker or ohmeter to ensure that the third wire is actually returned to earth. Continuity should be checked for between the power supply case and an available water pipe for example. The line filter, which is of a type approved by domestic (U.L. CSA) and international (VDE) agencies must be returned to earth to function properly and to avoid potential shock hazards. The APPLE II power supply is of the "flyback" switching type. In this system, the AC line is rectified directly, "chopped up" by a high frequency oscillator and coupled through a small transformer to the diodes, filters, etc., and results in four low voltage DC supplies to run APPLE II. The transformer isolates the DC supplies from the line and is provided with several shields to prevent "hash" from being coupled into the logic or peripherals. In the "flyback" system, the energy transferred through from the AC line side to DC supply side is stored in the transformer's inductance on one-half of the operating cycle, then transferred to the output filter capacitors on the second half of the operating cycle. Similar systems are used in TV sets to provide horizontal deflection and the high voltages to run the CRT. Regulation of the DC voltages is accomplished by controlling the frequency at which the converter operates; the greater the output power meeded, the lower the frequency of the converter. If the converter is overloaded, the operating frequency will drop into the audible range with squeels and squawks warning the user that something is wrong. All DC outputs are regulated at the same time and one of the four outputs (the +5 volt supply) is compared to a reference voltage with the difference error fed to a feedback loop to assist the oscillator in running at the needed frequency. Since all DC outputs are regulated together, their voltages will reflect to some extent unequal loadings. other supply voltages will increase in voltage slightly; conversely, very light loading on the +5 supply and heavy loading on the +12 supply will cause both it and the others to sag lightly. If precision reference voltages are needed for peripheral applications, they should be provided for in the peripheral design. In general, the APPLE II design is conservative with respect to component ratings and operating termperatures. An over-voltage crowbar shutdown system and an auxilliary control feedback loop are provided to ensure that even very unlikely failure modes will not cause damage to the APPLE II computer system. The over-voltage protection references to the DC output voltages only. The AC line voltage input must be within the specified limits, i.e., 197V to 132V. Under no circumstances, should more than 140 VAC be applied to the input of the power supply. Permanent damage will result. Since the output voltages are controlled by changing the operating frequency of the converter, and since that frequency has an upper limit determined by the switching speed of power transistors, there then must be a minimum load on the supply; the Apple II board with minimum memory (4K) is well above that minimum load. However, with the board disconnected, there is no load on the supply, and the internal over-voltage protection circuitry causes the supply to turn off. A 9 watt load distributed roughly 50-50 between the +5 and +12 supply is the nominal minimum load. Nominal load current ratios are: The +12V supply load is ½ that of the +5V. The -5V supply load is 1/10 that of the +5V. The -12V supply load is 1/10 that of the +5V. The supply voltages are $+5.0 \pm 0.15$ volts, $+11.8 \pm 0.5$ volts, $-12.0 \pm 10$ , $-5.2 \pm 0.5$ volts. The tolerances are greatly reduced when the loads are close to nominal. The Apple II power supply will power the Apple II board and all present and forthcoming plug-in cards, we recommend the use of low power TTL. CMOS, etc. so that the total power drawn is within the thermal limits of the entire system. In particular, the user should keep the total power drawn by any one card to less than 1.5 watts, and the total current drawn by all the cards together within the following limits: - + 12V use no more than 250 mA - + 5V use no more than 500 mA - 5V use no more than 200 mA - 12V use no more than 200 mA The power supply is allowed to run indefinetly under short circuit or open circuit conditions. CAUTION: There are dangerous high voltages inside the power supply case. Much of the internal circuitry is NOT isolated from the power line, and special equipment is needed for service. NO REPAIR BY THE USER IS ALLOWED. ## NOTES ON INTERFACING WITH THE HOME TV Accessories are available to aid the user in connecting the Apple II system to a home color TV with a minimum of trouble. These units are called "RF Modulators" and they generate a radio frequency signal corresponding to the carrier of one or two of the lower VHF television bands; 61.25 MHz (channel 3) or 67.25 MHz (channel 4). This RF signal is then modulated with the composite video signal generated by the Apple II. Users report success with the following RF modulators: the "PixieVerter" (a kit) ATV Research 13th and Broadway Dakota City, Nebraska 68731 the "TV-1" (a kit) UHF Associates 6037 Haviland Ave. Whittier, CA 90601 the "Sup-r-Mod" by (assembled & tested) M&R Enterprises P.O. Box 1011 Sunnyvale, CA 94088 the RF Modulator Electronics Systems P.O. Box 212 Burlingame, CA 94010 (a P.C. board) Most of the above are available through local computer stores. The Apple II owner who wishes to use one of these RF Modulators should read the following notes carefully. All these modulators have a free running transistor oscillator. The M&R Enterprises unit is pre-tuned to Channel 4. The PixieVerter and the TV-1 have tuning by means of a jumper on the P.C. board and a small trimmer capacitor. All these units have a residual FM which may cause trouble if the TV set in use has a IF pass band with excessive ripple. The unit from M&R has the least residual FM. All the units except the M&R unit are kits to be built and tuned by the customer. All the kits are incomplete to some extent. The unit from Electronics Systems is just a printed circuit board with assembly instructions. The kits from UHF Associates and ATV do not have an RF cable or a shielded box or a balun transformer, or an antenna switch. The M&R unit is complete. Some cautions are in order. The Apple II, by virtue of its color graphics capability, operates the TV set in a linear mode rather than the 105% contrast mode satisfactory for displaying text. For this reason, radio frequency interference (RFI) generated by a computer (or peripherals) will beat with the carrier of the RF modulator to produce faint spurious background patterns (called "worms") This RFI "trash" must be of quite a low level if worms are to be prevented. In fact, these spurious beats must be 49 to 59db below the signal level to reduce worms to an acceptable level. When it is remembered that only 2 to 6 mV (across $399\Omega$ ) is presented to the VHF input of the TV set, then stray RFI getting into the TV must be less than 50 mV to obtain a clean picture. Therefore we recommend that a good, co-ax cable be used to carry the signal from any modulator to the TV set, such as RG/59u (with copper shield), Belden #8241 or an equivalent miniature type such as Belden #8218. We also recommend that the RF modulator be enclosed in a tight metal box (an unpainted die cast aluminum box such as Pomona #2428). Even with these precautions, some trouble may be encountered with worms, and can be greatly helped by threading the coax cable connecting the modulator to the TV set repeatedly through a Ferrite toroid core. Apple Computer supplies these cores in a kit, along with a 4 circuit connector/cable assembly to match the auxilliary video connector found on the Apple II board. This kit has order number AZMD10X. The M&R "Sup-r-Mod" is supplied with a coax cable and toroids. Any computer containing fast switching logic and high frequency clocks will radiate some radio frequency energy. Apple II is equipped with a good line filter and many other precautions have been taken to minimize radiated energy. The user is urged not to connect "antennas" to this computer; wires strung about carrying clocks and/data will act as antennas, and subsequent radiated energy may prove to be a nuisance. Another caution concerns possible long term effects on the TV picture tube. Most home TV sets have "Brightness" and "Contrast" controls with a very wide range of adjustment. When an un-changing picture is displayed with high brightness for a long period, a faint discoloration of the TV CRT may occur as an inverse pattern observable with the TV set turned off. This condition may be avoided by keeping the "Brightness" turned down slightly and "Contrast" moderate. #### A SIMPLE SERIAL OUTPUT The Apple II is equipped with a 16 pin DIP socket most frequently used to connect potentiometers, switches, etc. to the computer for paddle control and other game applications. This socket, located at J-14, has outputs available as well. With an appropriate machine language program, these output lines may be used to serialize data in a format suitable for a teletype. A suitable interface circuit must be built since the outputs are merely LSTTL and won't run a teletype without help. Several interface circuits are discussed below and the user may pick the one best suited to his needs. #### The ASR - 33 Teletype The ASR - 33 Teletype of recent vintage has a transistor circuit to drive its solenoids. This circuit is quite easy to interface to, since it is provided with its own power supply. (Figure la) It can be set up for a 20mA current loop and interfaced as follows (whether or not the teletype is strapped for full duplex or half duplex operation): - a) The yellow wire and purple wire should both go to terminal 9 of Terminal Strip X. If the purple wire is going to terminal 8, then remove it and relocate it at terminal 9. This is necessary to change from the 60mA current loop to the 20mA current loop. - b) Above Terminal Strip X is a connector socket identified as "2". Pin 8 is the input line + or high; Pin 7 is the input line or low. This connector mates with a Molex receptacle model 1375 #93-99-2151 or #03-09-2153. Recommended terminals are Molex #02-99-2136. An alternate connection method is via spade lugs to Terminal Strip X, terminal 7 (the + input line) and 6 (the input line). - c) The following circuit can be built on a 16 pin DIP component carrier and then plugged into the Apple's 16 pin socket found at J-14: (The junction of the 3.3k resistor and the transistor base lead is floating). Pins 16 and 9 are used as tie points as they are unconnected on the Apple board. (Figure 1a). #### The "RS - 232 Interface" For this interface to be legitimate, it is necessary to twice invert the signal appearing at J-14 pin 15 and have it swing more than 5 volts both above and below ground. The following circuit does that but requires that both +12 and -12 supplies be used. (Figure 2) Snipping off pins on the DIP-component carrier will allow the spare terminals to be used for tie points. The output ground connects to pin 7 of the DB-25 connector. The signal output connects to pin 3 of the DB-25 connector. The "protective" ground wire normally found on pin 1 of the DB-25 connector may be connected to the Apple's base plate if desired. Placing a #4 lug under one of the four power supply mounting screws is perhaps the simplest method. The +12 volt supply is easily found on the auxiliary Video connector (see Figure S-11 or Figure 7 of the manual). The -12 volt supply may be found at pin 33 of the peripheral connectors (see Figure 4) or at the power supply connector (see Figure 5 of the manual). ## A Serial Out Machine Center Language Program Once the appropriate circuit has been selected and constructed a machine language program is needed to drive the circuit. Figure 3 lists such a teletype output machine language routine. It can be used in conjunction with an Integer BASIC program that doesn't require page \$300 hex of memory. This program resides in memory from \$370 to \$3E9. Columns three and four of the listing show the op-code used. To enter this program into the Apple II the following procedure is followed: ## Entering Machine Language Program - 1. Power up Apple II - Depress and release the "RESET" key. An asterick and flashing cursor should appear on the left hand side of the screen below the random text matrix. - 3. Now type in the data from columns one, two and three for each line from \$370 to 03E9. For example, type in "370: A9 82" and then depress and release the "RETURN" key. Then repeat this procedure for the data at \$372 and on until you complete entering the program. ## **Executing this Program** 1. From BASIC a CALL 880 (\$370) will start the execution of this program. It will use the teletype or suitable 80 column printer as the primary output device. - PR## will inactivate the printer transfering control back to the Video monitor as the primary output device. - 3. In Monitor mode \$370G activates the printer and hitting the "RESET" key exits the program. ## Saving the Machine Language Program After the machine language program has been entered and checked for accuracy it should, for convenience, be saved on tape - that is unless you prefer to enter it by keyboard every time you want to use it. The way it is saved is as follows: **(1)** - Insert a blank program cassette into the tape recorder and rewind it. - Hit the "RESET" key. The system should move into Monitor mode. An asterick "\*" and flashing cursor should appear on the left-hand side of the screen. - 3. Type in "370.03E9W 370.03E9W". - 4. Start the tape recorder in record mode and depress the "RETURN" key. - 5. When the program has been written to tape. the asterick and flashing cursor will reappear. #### The Program After entering, checking and saving the program perform the following procedure to get a feeling of how the program is used: - 1. BC (control B) into BASIC - 2. Turn the teletype (printer on) - 3. Type in the following 10 CALL 880 15 PRINT "ABCD...XYZØ1123456789" 20 PR#Ø 25 END 4. Type in RUN and hit the "RETURY" key. The text in line 15 should be printed on the teletype and control is returned to the key-board and Video monitor. Line 10 activates the teletype machine routine and all "PRINT" statements following it will be printed to the teletype until a PR#0 statement is encountered. Then the text in line 15 will appear on the teletype's output. Line 20 deactivates the printer and the program ends on line 25. #### Conclusion With the circuits and machine language program described in this paper the user may develop a relatively simple serial output interface to an ASR-33 or RS-232 compatible printers. This circuit can be activated through BASIC or monitor modes. And is a valuable addition to any users program library. (a) FIGURE 1 ASR- (b) FIGURE 2 RS-232 ``` 3:42 P.M., 11/15/1 TITLE TELETYPE DRIVET ACUTINES. TTYDRIVER: * TELETYPE OUTPUT ROUTINE FOR 72 COLUMN PRINT WITH BASIC LIST 8 * COPYRIGHT 1977 BY: 10 . APPLE COMPUTER INC. . 11 11/18/77 12 13 R. VIGGINTON 14 S. WOZNIAK 15 16 ********* 17 EQU S21 FOR APPLE-II 18 UNDUDTH CURSOR HORIZ. EQU 524 CH 19 JCHAR. OUT SYITCH 20 CSWL EQU $36 EQU 5778 YSAVE 21 EQU $7F8 EQU $C055 EQU $C059 ; COLUMN COUNT LOC. 22 COLCNT MARK 23 SPACE 24 EQU SFCAS TIAW 25 ORG $370 26 ***WARNING: OPERAND OVERFLOW IN LINE 27 0370: A9 82 27 TTINIT: LDA #TTOUT SEKITUOP YTT OT THIOGE STA CSWL 25 0372: 85 36 LDA #TTOUT/256 HIGH BYTE 29 0374: A9 03 STA CSWL+1 76: 85 37 30 SET WINDOW WIDTH LDA #72 31 0378: A9 48 JTO NUMBER COLUMNS ONT STA WNDWDTH 32 037A: 85 21 LDA CH 33 037C: A5 24 WHERE WE ARE NOV. 037E: 8D F8 07 34 STA COLCAT RT5 35 0351: 60 SAVE TVICE 36 TTOUT: PHA 0382: 48 JON STACK. 37 PHA 0383: 48 CHECK FOR A TAB. 0384: AD F8 07 38 TTOUT2: LDA COLCAT CMP CH 39 0387: C5 24 RESTORE OUTPUT CHAR. PLA 40 0389: 68 JIF C SET, NO TAB BCS TESTCTRL 038A: B0 03 41 PHA 42 038C: 48 JPRINT A SPACE. LDA #$A0 43 038D: A9 A0 STRICK TO DETERMINE 038F: 2C CO 03 44 TESTCTRL: BIT RTS! BEQ PRNTIT ; IF CONTROL CHAR. 0392: F0 03 45 SIF NOT, ADD ONE TO CE INC COLCAT . 0394: EE FB 07 46 ; PRINT THE CHAR ON TTY JSR DOCHAR PRNTIT: 0397: 20 C1 03 47 JRESTORE CHAR 039A: 68 PLA 48 JAND PUT BACK ON STACK PHA 49 0398: 48 ;DO MORE SPACES FOR TA TTOUT2 039C: 90 E6 BCC 50 CHECK FOR CAR RET. #50D EOR 039E: 49 0D 51 JELIM PARITY ASL Α 52 03A0: 0A ; IF NOT CR. DONE. FINISH BNE 53 03A1: D0 0D ``` FIGURE 3a | 3:42 1 | P. M | 11/1 | 8/1 | 417 | | | | |---------|-------|-------|-----------|--------------|------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 03A3: | | FB 07 | | | STA | COLCNT | ICLEAR COLUMN COUNT | | 03A6 : | | BA | 55 | | LDA | /38A | MOY DO LINE FEED | | 03A8: | | 31 03 | | | JSR | DOCHAR | | | 03AB: | A9 5 | | 57 | | LDA | <b>#\$53</b> | | | O3AD: | | AB FC | | | JSR | TIAV | JEOOMSEC DELAY FOR LIB | | 0380: | | 8 07 | | | LDA | COLCNT | JCHECK IF IN MARGIN | | 03B3: | FO C | 38 | 60 | | BEQ | SETCH | FOR CR. RESET CH | | 0385 : | | 21 | 61 | | SBC | HTGVGKV | JIF SO, CARRY SET. | | 0387: | E9 F | 7 | 62 | | SBC | #3F7 | | | 0389: | 90 0 | 04 | 63 | - | BCC | RETURN | | | 0388: | 69 1 | F | 64 | | ADC | FSIF | JADJUST CH | | 03BD: | 85 2 | 24 | 65 | | STA | CH | | | 033F: | 68 | | 66 | | PLA | | and the second of o | | 03C0: | 60 | | 67 | | RTS | · · · · · · · · · | JRETURN TO CALLER | | | | | 68 | | | ELETYPE PRINT | A CHARACTER ROUTINE: | | 03C1: | 8C 7 | 8 07 | 69 | | | YSAVE | | | 03C4: | 08 | • | 70 | | PHP | | SAVE STATUS. | | 03C5: | AO C | 3 | 71 | | LDY | /309 | III BITS (I START, 9 B | | 03C7: | 18 | | 72 | | CLC | | JAEGIN WITH SPACE (STR | | 03C8: | 48 | | 73 | | PHA | | SAVE A REG AND SET FOR | | 0309: | 80 0 | )5 | 74 | | 8CS | TUOXRAM | JOHNE M MEG MAD 321 FUE | | 03CB: | AD 5 | 9 CO | 75 | | LDA | SPACE | SEND A SPACE | | O3CE: | 90 0 | 3 | 76 | | 3CC | TTOUT4 | Johns A JARUS | | 03D0: | AD 5 | 8 CO | 77 | MARKOUT: | LDA | | JSEND A MARK | | 03D3: | A9 D | 7 | 78 | | LDA | #\$D7 | JDELAY 9.091 MSEC FOR | | 03D5 : | 48 | | 79 | | PHA | | JIIO BAUD | | 03D6: | A9 2 | 20 | 80 | | LDA | #\$20 | JIIO DAGO | | 03D8: | 4A | • . | 81 | DLY2: | LSR | A | | | 03D9: | 90 F | D C | 82 | | BCC | DLY2 | | | 03Da: | 68 | | 83 | | PLA | | • | | 03DC: | E9 0 | 1 | 84 | | Sac | #\$01 | | | 03DE : | DO F | 5 | 85 | | BNE | DLYI | | | 03E0: | 68 | | 86 | • | PLA | | | | 03E ! : | 6A | | 87 | • | ROR | A | INEXT BIT (STOP BITS M | | 03E2: | 88 | | 88 | • | DEY | | LOOP IL BITS. | | | DO E | 3 | <b>39</b> | | BNE | TTOUTS | 200. (1. 21.20 | | 03E5 : | | 8 07 | 90 | | LDY | YSAVE | FRESTORE Y-REG. | | 0328: | 28 | | 91 | | PLP | | JRESTORE STATUS | | 03E9: | 60 | | 92 | | RTS | | JRETURN | | **** | **SUC | CESSA | UL | ASSEMBLY: NO | ERRO | RS | ▼ * *** * * * * ***** | | | | | | | | | | FIGURE 3b ``` CROSS-REFERNCE: TELETYPE DRIVER ROUTINES CH 0024 0033 0039 0065 COLCNT 07FB 0034.0035 0046 0054 0059 CSVL 0036 0028 0030 DLYI 03DS 0085 DLY2 O3DB 0082 DOCHAR 03C1 0047 0056 FINISH 0330 0053 MARK C058 0077 MARKOUT 03D0 0074 PRNTIT 0397 0045 RETURN 03BF 0063 RTSI 0300 0044 SETCH OSED 0060 SPACE C059 0075 TESTCTRL 038F 0041 TTINIT 0370 TTOUT 0382 0027 0029 TTOUT2 0384 0050 TTOUT3 03C5 0089 TTOUT4 03D3 0076 VAIT FCA8 0058 WNDWDTH 0021 0032 0061 YSAVE 0778 0069 0090 ILE: ``` FIGURE 3c #### INTERFACING THE APPLE This section defines the connections by which external devices are attached to the APPLE II board. Included are pin diagrams, signal descriptions, loading constraints and other useful information. #### TABLE OF CONTENTS - 1. CONNECTOR LOCATION DIAGRAM - 2. CASSETTE DATA JACKS (2 EACH) - 3. GAME I/O CONNECTOR - 4. KEYBOARD CONNECTOR - 5. PERIPHERAL CONNECTORS (8 EACH) - 6. POWER CONNECTOR - 7. SPEAKER CONNECTOR - 8. VIDEO OUTPUT JACK - 9. AUXILIARY VIDEO OUTPUT CONNECTOR 3 #### CASSETTE JACKS A convenient means for interfacing an inexpensive audio cassette tape recorder to the APPLE II is provided by these two standard (3.5mm) miniature phone jacks located at the back of the APPLE II board. CASSETTE DATA IN JACK: Designed for connection to the "EARPHONE" or "MONITOR" output found on most audio cassette tape recorders. $V_{IN}=1V_{PP}$ (nominal), $Z_{IN}=12K$ Ohms. Located at K12 as illustrated in Figure 1. CASSETTE DATA OUT JACK: Designed for connection to the "MIC" or "MICROPHONE" input found on most audio cassette tape recorders. VOUT=25 mV into 100 Ohms, ZOUT=100 Ohms. Located at K13 as illustrated in Figure 1. #### GAME I/O CONNECTOR The Game I/O Connector provides a means for connecting paddle controls, lights and switches to the APPLE II for use in controlling video games, etc. It is a 16 pin IC socket located at J14 and is illustrated in Figure 1 and 2. LOCATION J14 ## SIGNAL DESCRIPTIONS FOR GAME 1/0 ANG-AN3: 8 addresses (Cp58-C05F) are assigned to selectively "SET" or "CLEAR" these four "ANNUNCIATOR" outputs. Envisioned to control indicator lights, each is a 74LSxx series TTL output and must be buffered if used to drive lamps. CO40 STB: A utility strobe output. Will go low during \$2 of a read or write cycle to addresses CO40-CO4F. This is a 74LSxx series TTL output. GND: System circuit ground. O Volt line from power supply. NC: No connection. PDLØ-PDL3: Paddle control inputs. Requires a Ø-150K ohm variable resistance and +5V for each paddle. Internal 100 ohm resistors are provided in series with external pot to prevent excess current if pot goes completely to zero ohms. SWU-SW2: Switch inputs. Testable by reading from addresses CØ61-CØ63 (or CØ69-CØ6B). These are uncommitted 74LSxx series inputs. +5V: Positive 5-Volt supply. To avoid burning out the connector pin, current drain MUST be less than 100mA. #### KEYBOARD CONNECTOR This connector provides the means for connecting as ASCII keyboard to the APPLE II board. It is a 16 pin IC socket located at A7 and is illustrated in Figures 1 and 3. #### Figure 3 KEYBOARD CONNECTOR **TOP VIEW** ( Front Edge of PC Board) 16 N.C. STROBE 2 15 -12V RESET 3 14 N.C. N.C. 13 B2 **B6** 5 12 B1 **B**5 6 11 B4 **B7** 7 10 B3 GND N.C. **LOCATION A7** #### SIGNAL DESCRIPTION FOR KEYBOARD INTERFACE <u>B1-B7</u>: 7 bit ASCII data from keyboard, positive logic (high level= "1"), TTL logic levels expected. GND: System circuit ground. @ Volt line from power supply. NC: No connection. RESET: System reset input. Requires switch closure to ground- STROBE: Strobe output from keyboard. The APPLE II recognizes the positive going edge of the incoming strobe. +5V: Positive 5-Volt supply. To avoid burning out the connector pin, current drain MUST be less than 199mA. -12Y: Negative 12-Volt supply. Keyboard should draw less than 50mA. #### PERIPHERAL CONNECTORS The eight Peripheral Connectors mounted near the back edge of the APPLE II board provide a convenient means of connecting expansion hardware and peripheral devices to the APPLE II I/O Bus. These are Winchester #2HW25C9-111 (or equivalent) 50 pin card edge connectors with pins on .10" centers. Location and pin outs are illustrated in Figures 1 and 4. #### SIGNAL DESCRIPTION FOR PERIPHERAL I/O AØ-A15: 16 bit system address bus. Addresses are set up by the 6502 within 300nS after the beginning of $\theta_1$ . These lines will drive up to a total of 16 standard TTL loads. DEVICE SELECT: Sixteen addresses are set aside for each peripheral connector. A read or write to such an address will send pin 41 on the selected connector low during \$9.2 (599nS). Each will drive 4 standard TTL loads. 8 bit system data bus. During a write cycle data is set up by the 6502 less than 300nS after the beginning of $\theta_2$ . During a read cycle the 6502 expects data to be ready no less than 100nS before the end of $\theta_2$ . These lines will drive up to a total of 8 total low power schottky TTL loads. DNA: Direct Memory Access control output. This line has a 3K Ohm pullup to +5V and should be driven with an open collector output. DMA IN:. **د**١٠. Direct Memory Access daisy chain input from higher priority peripheral devices. Will present no more than 4 standard TTL loads to the driving device. DNA OUT: Direct Memory Access daisy chain output to lower priority peripheral devices. This line will drive 4 standard TTL loads. GND: System circuit ground. # Volt line from power supply. INH: Inhibit Line. When a device pulls this line low, all ROM's on board are disabled (Hex addressed DDDD through FFFF). This line has a 3K Ohm pullup to +5V and should be driven with an open collector output. INT IN: Interrupt daisy chain input from higher priority peripheral devices. Will present no more than 4 standard TTL loads to the driving device. INT OUT: Interrupt daisy chain output to lower priority peripheral devices. This line will drive 4 standard TTL loads. I/O SELECT: 256 addresses are set aside for each peripheral connector (see address map in "MEMORY" section). A read or write of such an address will send pin 1 on the selected connector low during $\theta_2$ (500nS). This line will drive 4 standard TTL loads. I/O STROBE: Pin 20 on all peripheral connectors will go low during p of a read or write to any address C809-CFFF. This line will drive a total of 4 standard TTL loads. IRQ: Interrupt request line to the 6592. This line has a 3K Ohm pullup to +5V and should be driven with an open collector output. It is active low. NC: No connection. NMI: Non Maskable Interrupt request line to the 6502. This line has a 3K Ohm pullup to +5V and should be driven with an open collector output. It is active low. $\delta^3$ : A 1MHz (nonsymmetrical) general purpose timing signal. Will drive up to a total of 16 standard TTL loads. RDY: "Ready" line to the 6502. This line should change only during $\theta_1$ , and when low will halt the microprocessor at the next READ cycle. This line has a 3K Ohm pullup to +5V and should be driven with an open collector output. RES: Reset line from "RESET" key on keyboard. Active low. Will drive 2 MOS loads per Peripheral Connector. READ/WRITE line from 6502. When high indicates that a read cycle is in progress, and when low that a write cycle is in progress. This line will drive up to a total of 16 standard TTL loads. USER 1: The function of this line will be described in a later document. Microprocessor phase ( clock. Will drive up to a total of 16 standard TTL loads. Phase 1 clock, complement of $\emptyset_0$ . Will drive up to a total of 16 standard TTL loads. 7M: Seven MHz high frequency clock. Will drive up to a total of 16 standard TTL loads. +12V: Positive 12-Volt supply. +5V: Possitive 5-Volt supply -5V: Negative 5-Volt supply. -12V: Negative 12-Volt supply. #### **POWER CONNECTOR** The four voltages required by the APPLE II are supplied via this AMP #9-35028-1,6 pin connector. See location and pin out in Figures 1 and 5. #### PIN DESCRIPTION GND: (2 pins) system circuit ground. Ø Volt line from power supply. +12V: Positive 12-Volt line from power supply. +5V: Positive 5-Volt line from power supply. -5V: Negative 5-Volt line from power supply. -12V: Negative 5-Volt line from power supply. Figure 4 PERIPHERAL CONNECTORS (EIGHT OF EACH) #### SPEAKER CONNECTOR This is a MOLEX KK 100 series connector with two .25" square pins on .10" centers. See location and pin out in Figures 1 and 6. #### SIGNAL DESCRIPTION FOR SPEAKER +5V: . System +5 Volts SPKR: Output line to speaker. Will deliver about .5 watt into 8 Ohins. #### VIDEO OUTPUT JACK This standard RCA phono jack located at the back edge of the APPLE II P.C. board will supply NTSC compatible, EIA standard, positive composite video to an external video monitor. A video level control near the connector allows the output level to be adjusted from $\emptyset$ to 1 Volt (peak) into an external 75 OHM load. Additional tint (hue) range is provided by an adjustable trimmer capacitor. See locations illustrated in Figure 1. . #### AUXILIARY VIDEO OUTPUT CONNECTOR This is a MOLEX KK 100 series connector with four .25" square pins on .10" centers. It provides composite video and two power supply voltages. Video out on this connector is not adjustable by the on board 200 0hm trim pot. See Figures 1 and 7. #### SIGNAL DESCRIPTION GND: System circuit ground. # Volt line from power supply. <u>VIDEO</u>: NTSC compatible positive composite VIDEO. DC coupled emitter follower output (not short circuit protected). SYNC TIP is Ø Volts, black level is about .75 Volts, and white level is about 2.0 Volts into 470 Ohms. Output level is non-adjustable. +12V: +12 Volt line from power supply. -5V: -5 Volt line from power supply. Figure 7 AUXILIARY VIDEO OUTPUT CONNECTOR PINOUT -5V VIDEO GND Right Edge of PC Board **LOCATION J14B** #### INSTALLING YOUR OWN RAM #### THE POSSIBILITIES The APPLE II computer is designed to use dynamic RAM chips organized as 4096 x 1 bit, or 16384 x 1 bit called "4K" and "16K" RAMs respectively. These must be used in sets of 8 to match the system data bus (which is 8 bits wide) and are organized into rows of 8. Thus, each row may contain either 4096 (4K) or 16384 (16K) locations of Random Access Memory depending upon whether 4K or 16K chips are used. If all three rows on the APPLE II board are filled with 4K RAM chips, then 12288 (12K) memory locations will be available for storing programs or data, and if all three rows contain 16K RAM chips then 49152 (commonly called 48K) locations of RAM memory will exist on board! #### RESTRICTIONS It is quite possible to have the three rows of RAM sockets filled with any combination of 4K RAMs, 16K RAMs or empty as long as certain rules are followed: - 1. All sockets in a row must have the same type (4K or 16K) RAMs. - 2. There MUST be RAM assigned to the zero block of addresses. #### ASSIGNING RAM The APPLE II has 48K addresses available for assignment of RAM memory. Since RAM can be installed in increments as small as 4K, a means of selecting which address range each row of memory chips will respond to has been provided by the inclusion of three MEMORY SELECT sockets on board. #### Figure 8 # MEMORY SELECT SOCKETS TOP VIEW #### PINOUT (0000-0FFF) 4K "0" BLOCK 1 (1000-1FFF) 4K "1" BLOCK 2 (2000-2FFF) 4K "2" BLOCK 3 (3000-3FFF) 4K "3" BLOCK 4 (4000-4FFF) 4K "4" BLOCK 5 (5000-5FFF) 4K "5" BLOCK 6 (5000-5FFF) 4K "5" BLOCK 7 LOCATIONS D1, E1, F1 #### MEMORY #### TABLE OF CONTENTS - 1. INTRODUCTION - 2. INSTALLING YOUR OWN RAM - 3. MEMORY SELECT SOCKETS - 4. MEMORY MAP BY 4K BLOCKS - 5. DETAILED MAP OF ASSIGNED ADDRESSES #### INTRODUCTION APPLE II is supplied completely tested with the specified amount of RAM memory and correct memory.select jumpers. There are five different sets of standard memory jumper blocks: - 1. 4K 4K 4K BASIC - 2. 4K 4K 4K HIRES - 3. 16K 4K 4K - 4. 16K 16K 4K - 5. 16K 16K 16K A set of three each of one of the above is supplied with the board. Type 1 is supplied with 4K or 8K systems. Both type 1 and 2 are supplied with 12K systems. Type 1 is a contiguous memory range for maximum BASIC program size. Type 2 is non-contiguous and allows 8K dedicated to HIRES screen memory with approximately 2K of user BASIC space. Type 3 is supplied with 16K, 2pK and 24K systems. Type 4 with 30K and 36K systems and type 5 with 48K systems. - Additional memory may easily be added just by plugging into sockets along with correct memory jumper blocks. The 6502 microprocessor generates a 16 bit address, which allows 65536 (commonly called 65K) different memory locations to be specified. For convenience we represent each 16 bit (binary) address as a 4-digit hexadecimal number. Hexadecimal notation (hex) is explained in the Monitor section of this manual. In the APPLE II, certain address ranges have been assigned to RAM memory, ROM memory, the I/O bus, and hardware functions. The memory and address maps give the details. #### MEMORY SELECT SOCKETS The location and pin out for memory select sockets are illustrated in Figures 1 and 8. #### HOW TO USE There are three MEMORY SELECT sockets, located at D1, E1 and F1 respectively. RAM memory is assigned to various address ranges by inserting jumper wires as described below. All three MEMORY SELECT sockets MUST be jumpered identically! The easiest way to do this is to use Apple supplied memory blocks. Let us learnby example: If you have plugged 16K RAMs into row "C" (the sockets located at C3-C10 on the board), and you want them to occupy the first 16K of addresses starting at 0000, jumper pin 14 to pin 10 on all three MEMORY SELECT sockets (thereby assigning row "C" to the 0000-3FFF range of memory). If in addition you have inserted 4K RAMs into rows "D" and "E", and you want them each to occupy the first 4K addresses starting at 4888 and 5000 respectively, jumper pin 13 to pin 5 (thereby assigning row "D" to the 4000-4FFF range of memory), and jumper pin 12 to pin 6 (thereby assigning row "E" to the 5000-5FFF range of memory). Remember to jumper all three MEMORY SELECT sockets the same. Now you have a large contiguous range of addresses filled with RAM memory. This is the 24K addresses from \$800-5FFF. By following the above examples you should be able to assign each row of RAM to any address range allowed on the MEMORY SELECT sockets. Remember that to do this properly you must know three things: - 1. Which rows have RAM installed? - 2. Which address ranges do you want them to occupy? - 3. Jumper all three MEMORY SELECT sockets the same! If you are not sure think carefully, essentially all the necessary information is given above. # Memory Address Allocations in 4K Bytes | 9000 | test and color graphics<br>display pages, 6503 stack,<br>pointers, etc. | 0000 | | |------|-------------------------------------------------------------------------|------|---------------------------------------------------------| | 1000 | | 9000 | | | 2000 | high ros graphics display<br>primary page | A000 | | | 3000 | | 8556 | | | 4000 | high res. graphics display | C000 | addresses dedicated to bardens functions | | 8000 | | 2000 | ROM seeket DO: spare | | 0000 | | 2000 | BOM seahet BO: BASIC | | 7000 | | 7000 | NOM seeket No: BASIC<br>NOM seeket Fo: BASIC<br>willity | | | | | Mill socket 78: monitor | ## Memory Map Pages 8 to BFF | MEX<br>ADDRESS(ES) | USED<br>BY | USED PER | CONSCIENTS | |----------------------------|------------|-------------------------------------------------------------------|-----------------------------------------| | PAGE ZERO<br>0000-0011 | UTILITY | regiator area for "evect 16"<br>16 bit firmware processor. | | | 0020-004D | MONITOR | | | | 004 <b>2-0</b> 04 <b>7</b> | MONITOR | holds a 16 bit number that is randomized with each key eatry. | | | 0080-0055 | UTILITT | integer multiply and divide pork apage. | | | 0055-0077 | MSIC | | | | 0070 0077 | UTILITY | flusting point work space. | | | PAGE ONE<br>0100-01FF | 6502 | subroution roturn etach. | | | PAGE TWO<br>0200-02FF | | character tapet buffer. | | | PAGE THREE | RONILLAR | T (control T) will rause a Jan to this lowetter. | | | 0378 | | nuite are vertured to this | | | 037E-0377 | | ing's are vertired to the satirous pricised to by these limetime. | | | 0400-0777 | DIRPLAT | toot as rains graphics<br>primary page. | | | 0800-0RFF | DIRPLAT | toot no outer graphics | MARIC Initializes<br>itriby to incating | | HEX<br>Address | ASSIGNED FUNCTION | COMMENTS | | |----------------|-----------------------------|-----------------------------------------------------------------------------------------|--| | COOX | Keyboard input. | Keyboard strobe appears in bit 7. ASCII data from keyboard appears in the 7 lower bits. | | | C01X | Clear keyboard strobe. | | | | C02X · | Toggle cassette output. | | | | C03X | Toggle speaker output. | | | | CO4X | "CO40 STB" | Output strobe to Game I/O connector. | | | C050 | Set graphics mode | | | | C051 | " text " | • | | | 2052 | Set bottom 4 lines graphics | | | | C053 | " " " text | • | | | C054 | Display primary page | • | | | C055 | " secondary page | | | | C056 | Set high res. graphics | | | | C057 | " color " | | | | C058 | Clear "ANO" | Annunciator 0 output to | | | C059 | Set " | Game I/O connector. | | | C05A | Clear "AN1" | Annunciator 1 output to | | | C05B | Set " | Game I/O connector. | | | C05C | Clear "AN2" | Annunciator 2 output to | | | C05D | Set " | Game I/O connector. | | | 05E | Clear "AN3" | Annunciator 3 output to | | | C05F | Set " | Game I/O connector. | | | HEX<br>ADDRESS | ASSIGNED FUNCTION | COMMENTS | |----------------|-----------------------|-------------------------------------------------------------------| | C060/8 | Cassette input | State of "Cassette Data In" appears in bit 7. input on | | C061/9 | "S <b>W1</b> " | State of Switch 1 \( \sime\) Game I/O connector appears in bit 7. | | C062/A | "SW2" | State of Switch 2 input on Game I/O connector appears in bit 7. | | C063/B | "S\\3" | State of Switch 3 input on Game I/O connector appears in bit 7. | | C064/C | Paddle O timer output | State of timer output for Paddle 0 appears in bit 7. | | C065/D | " 1 " " | State of timer output for Paddle 1 appears in bit 7. | | C066/E | " 2 " " | State of timer output for Paddle 2 appears in bit 7. | | C067/F | " 3 " " | State of timer output for Paddle 3 appears in bit 7. | | C07X | "PDL STB" | Triggers paddle timers during $\phi_2$ . | | CO8X | DEVICE SELECT O | Pin 41 on the selected Peripheral Connector goes low during 92. | | COAX | " 2 | 72. | | COBX | 3 | | | cocx | " 4 | | | CODX | " 5 | | | COEX | " 6 | | | COFX | " 7 | | | C10X | " 8 | Expansion connectors. | | C11X | " 9 | • | | C12X | " A | •• | | | | | | HEX | ASSIGNED FU | INCT: | ION | COMMENTS | |-----------|---------------|-------|---------------------------------------|-------------------------------------------------| | C13X | DEVICE SELECT | .,, | · · · · · · · · · · · · · · · · · · · | " | | C14X | ** | C | | • | | C15X | 11 | D | | • | | C16X | •• | E | | | | C17X | • | F | | | | C1XX | I/O SELECT | 1 | | Pin 1 on the selected | | C2XX | | 2 | | Peripheral Connector goes low during $\phi_2$ . | | СЗХХ | • | 3 | <i>:</i> | NOTES: | | C4XX | * | 4 | | 1. Peripheral Connector 0 does not get this | | C5XX | | 5 | • | signal. 2. I/O SELECT 1 uses the | | C6XX | ** | 6 . | • | same addresses as DEVICE SELECT 8-F. | | C7XX | •• | 7 | | DEVICE SELECT 6-F. | | CSXX | " | 8, | I/O STROBE | Expansion connectors. | | C9XX | | 9, | •• | | | CAXX | n | A, | 11 | | | CBXX | n | B, | 11 | | | CCXX | " | C, | 10 | | | CDXX | 11 | D, | •• 1 | | | CEXX | ** | E, | 11 . | | | CFXX | • | F, | •• | | | D000-D7FF | ROM socket DO | | | Spare. | | D800-DFFF | " " D8 | | | Spare. | | E000-E7FF | " " E0 | | | BASIC. | | E800-EFFF | " " E8 | | | BASIC. | | 000-F7FF | " " F0 | | | 1K of BASIC, 1K of utility. | | F800-FFFF | " " F8 | | | Mositor. | | | | | • | | #### SYSTEM TIMING #### SIGNAL DESCRIPTIONS 14M: Master oscillator output, 14.318 MHz +/- 35 ppm. All other timing signals are derived from this one. 7M: Intermediate timing signal, 7.159 MHz. COLOR REF: Color reference frequency used by video circuitry, 3.589 MHz. Ì: Phase & clock to microprocessor, 1.923 MHz nominal. Ø1: Microprocessor phase 1 clock, complement of 00, 1.023 : Wiz nominal. **9**2: Same as $\theta_0$ . Included here because the 6502 hardware and programming manuals use the designation $\theta_2$ instead of $\theta_0$ . **Q3:** A general purpose timing signal which occurs at the same rate as the microprocessor clocks but is nonsymmetrical. #### MICROPROCESSOR OPERATIONS ADDRESS: The address from the microprocessor changes during $\theta_1$ , and is stable about 300nS after the start of $\theta_1$ . DATA WRITE: During a write cycle, data from the microprocessor appears on the data bus during \$2, and is stable about 300nS after the start of $\emptyset_2$ . DATA READ: During a read cycle, the microprocessor will expect data to appear on the data bus no less than 100nS prior to the end of $\emptyset_2$ . #### SYSTEM TIMING DIAGRAM FIGURE S-1 APPLE II SYSTEM DIAGRAM FIGURE S-2 MPU AND SYSTEM BUS PIGURE S-6 4K/10K BAN SELECT FIGURE S-7 RAM ADDRESS MUX FIGURE S-8 4K TO 48K RAM MEMORY WITH DATA LATCH 1 FIGURE S-9 PERIPHERIAL I/O CONNECTOR PINOUT AND CONTROL LOGIC PIGURE 8-3 REPENENCE OSCILLATOR AND SYSTEM TIMING FIGURE S-11 VIDEO GENERATOR FIGURE S-4 SYNC COUNTER